16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) ### **DESCRIPTION** The MITSUBISHI M6MGB/T166S4BWG is a Stacked Chip Scale Package (S-CSP) that contents 16M-bits flash memory and 4M-bits Static RAM in a 72-pin S-CSP. 16M-bits Flash memory is a 1,048,576 words, 3.3V-only, and high performance non-volatile memory fabricated by CMOS technology for the peripheral circuit and DINOR(DIvided bit-line NOR) architecture for the memory cell 4M-bits SRAM is a 262,144words unsynchronous SRAM fabricated by silicon-gate CMOS technology. M6MGB/T166S4BWG is suitable for the application of the mobile-communication-system to reduce both the mount space and weight . # **FEATURES** Access time Flash Memory 90ns (Max.) SRAM 85ns (Max.) Supply voltage Vcc=2.7 ~ 3.6V • Ambient temperature W version Ta=-20 ~ 85°C • Package: 72-pin S-CSP, 0.8mm ball pitch ### **APPLICATION** Mobile communication products ### **MITSUBISHI LSIs** # M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # **BLOCK DIAGRAM** # MITSUBISHI LSIS M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # 1. Flash Memory ### **DESCRIPTION** The Flash Memory of M6MGB/T166S4BWG is 3.3V-only high speed 16,777,216-bit CMOS boot block Flash Memories with alternating BGO (Back Ground Operation) feature. The BGO feature of the device allows Program or Erase operations to be performed in one bank while the device simultaneously allows Read operations to be performed on the other bank. This BGO feature is suitable for mobile and personal computing, and communication products. The Flash Memory of M6MGB/T166S4BWG is fabricated by CMOS technology for the peripheral circuits and DINOR(Divided bit line NOR) architecture for the memory cells. ### **FEATURES** | FEATURES | | |----------------------------------------|---------------------------------------| | <ul> <li>Organization</li> </ul> | 1048,576 word x 16bit | | 3 | 2.77 | | | | | | | | <ul> <li>Supply voltage</li> </ul> | ······ Vcc = 2.7~3.6V | | | | | <ul> <li>Access time</li> </ul> | 90ns (Max.) | | Power Dissipation | | | Read | 54 mW (Max. at 5MHz) | | | c Power saving) ······· 0.33μW (typ.) | | | 126 mW (Max.) | | - | | | Standby | 0.33μνν (typ.) | | | mode 0.33μW (typ.) | | <ul> <li>Auto program for E</li> </ul> | Bank(I) | | Program Time | 4ms (typ.) | | Program Unit | | | (Byte Progr | am)1word | | (Page Prog | ram)128word | | <ul> <li>Auto program for E</li> </ul> | Bank(II) | | Program Time | 4ms (typ.) | | Program Unit | 128word | | Auto Erase | | | Erase time | 40 ms (typ.) | | Erase Unit | 10 110 (196.) | | | t Block ······16Kword x 1 | | ( ) | imeter Block16Kword x 7 | | | | | Bank(II) Mair | n Block ······32Kword x 28 | | | | • Program/Erase cycles 100Kcycles Other Functions Soft Ware Command Control Selective Block Lock Erase Suspend/Resume Program Suspend/Resume Status Register Read Alternating Back Ground Program/Erase Operation Between Bank(II) and Bank(II) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) ### **FUNCTION** The Flash Memory of M6MGB/T166S4BWG includes on-chip program/erase control circuitry. The Write State Machine (WSM) controls block erase and byte/page program operations. Operational modes are selected by the commands written to the Command User Interface (CUI). The Status Register indicates the status of the WSM and when the WSM successfully completes the desired program or block erase operation. A Deep Powerdown mode is enabled when the F-RP# pin is at GND, minimizing power consumption. ### Read The Flash Memory of M6MGB/T166S4BWG has three read modes, which accesses to the memory array, the Device Identifier and the Status Register. The appropriate read command are required to be written to the CUI. Upon initial device powerup or after exit from deep powerdown, the Flash Memory automatically resets to read array mode. In the read array mode, low level input to F-CE# and F-OE#, high level input to F-WE# and F-RP#, and address signals to the address inputs (F-A19-F-A17,A16-A0) output the data of the addressed location to the data input/output (D15-D0). ### Write Writes to the CUI enables reading of memory array data, device identifiers and reading and clearing of the Status Register. They also enable block erase and program. The CUI is written by bringing F-WE# to low level, while F-CE# is at low level and F-OE# is at high level. Address and data are latched on the earlier rising edge of F-WE# and F-CE#. Standard micro-processor write timings are used. # **Alternating Background Operation (BGO)** The Flash Memory of M6MGB/T166S4BWG allows to read array from one bank while the other bank operates in software command write cycling or the erasing / programming operation in the background. Read array operation with the other bank in BGO is performed by changing the bank address without any additional command. When the bank address points the bank in software command write cycling or the erasing / programming operation, the data is read out from the status register. The access time with BGO is the same as the normal read operation. # **Output Disable** When F-OE# is at VIH, output from the devices is disabled. Data input/output are in a high-impedance(High-Z) state. ### Standby When F-CE# is at VIH, the device is in the standby mode and its power consumption is reduced. Data input/output are in a high-impedance(High-Z) state. If the memory is deselected during block erase or program, the internal control circuits remain active and the device consume normal active power until the operation completes. ### Deep Power-Down When F-RP# is at VIL, the device is in the deep powerdown mode and its power consumption is substantially low. During read modes, the memory is deselected and the data input/output are in a high-impedance(High-Z) state. After return from powerdown, the CUI is reset to Read Array , and the Status Register is cleared to value 80H. During block erase or program modes, F-RP# low will abort either operation. Memory array data of the block being altered become invalid. ### **Automatic Power-Saving (APS)** The Automatic Power-Saving minimizes the power consumption during read mode. The device automatically turns to this mode when any addresses or F-CE# isn't changed more than 200ns after the last alternation. The power consumption becomes the same as the stand-by mode. While in this mode, the output data is latched and can be read out. New data is read out correctly when addresses are changed. 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) ### **SOFTWARE COMMAND DEFINITIONS** The device operations are selected by writing specific software command into the Command User Interface. ### Read Array Command (FFH) The device is in Read Array mode on initial device power up and after exit from deep powerdown, or by writing FFH to the Command User Interface. After starting the internal operation the device is set to the read status register mode automatically. ### Read Device Identifier Command (90H) It can normally read device identifier codes when Read Device Identifier Code Command(90H) is written to the command latch. Following the command write, the manufacturer code and the device code can be read from address 00000H and 00001H, respectively. ### Read Status Register Command (70H) The Status Register is read after writing the Read Status Register command of 70H to the Command User Interface. Also, after starting the internal operation the device is set to the Read Status Register mode automatically. The contents of Status Register are latched on the later falling edge of F-OE# or F-CE#. So F-CE# or F-OE# must be toggled every status read. ### Clear Status Register Command (50H) The Erase Status, Program Status and Block Status bits are set to "1"s by the Write State Machine and can only be reset by the Clear Status Register command of 50H. These bits indicates various failure conditions. ### Block Erase / Confirm Command (20H/D0H) Automated block erase is initiated by writing the Block Erase command of 20H followed by the Confirm command of D0H. An address within the block to be erased is required. The WSM executes iterative erase pulse application and erase verify operation. # **Program Commands** # A)Word Program (40H) Word program is executed by a two-command sequence. The Word Program Setup command of 40H is written to the Command Interface, followed by a second write specifying the address and data to be written. The WSM controls the program pulse application and verify operation. The Word Program Command is Valid for only Bank(I). # B)Page Program for Data Blocks (41H) Page Program for Bank(I) and Bank(II) allows fast programming of 128words of data. Writing of 41H initiates the page program operation for the Data area. From 2nd cycle to 129th cycle, write data must be serially inputted. Address A6-A0 have to be incremented from 00H to 7FH. After completion of data loading, the WSM controls the program pulse application and verify operation. # C)Single Data Load to Page Buffer (74H) / Page Buffer to Flash (0EH/D0H) Single data load to the page buffer is performed by writing 74H followed by a second write specifying the column address and data. Distinct data up to 128word can be loaded to the page buffer by this two-command sequence. On the other hand, all of the loaded data to the page buffer is programed simultaneously by writing Page Buffer to Flash command of 0EH followed by the confirm command of D0H. After completion of programing the data on the page buffer is cleared automatically. This command is valid for only Bank(I) alike Word Program. ### Clear Page Buffer Command (55H) Loaded data to the page buffer is cleared by writing the Clear Page Buffer command of 55H followed by the Confirm command of D0H. This command is valid for clearing data loaded by Single Data Load to Page Buffer command. ### Suspend/Resume Command (B0H/D0H) Writing the Suspend command of B0H during block erase operation interrupts the block erase operation and allows read out from another block of memory. Writing the Suspend command of B0H during program operation interrupts the program operation and allows read out from another block of memory. The Bank address is required when writing the Suspend/Resume Command. The device continues to output Status Register data when read, after the Suspend command is written to it. Polling the WSM Status and Suspend Status bits will determine when the erase operation or program operation has been suspended. At this point, writing of the Read Array command to the CUI enables reading data from blocks other than that which is suspended. When the Resume command of D0H is written to the CUI, the WSM will continue with the erase or program processes. # **DATA PROTECTION** The Flash Memory of M6MGB/T166S4BWG provides selectable block locking of memory blocks. Each block has an associated nonvolatile lock-bit which determines the lock status of the block. In addition, the Flash Memory has a master Write Protect pin (F-WP#) which prevents any modifications to memory blocks whose lock-bits are set to "0", when F-WP# is low. When F-WP# is high, all blocks can be programmed or erased regardless of the state of the lock-bits, and the lock-bits are cleared to "1" by erase. See the BLOCK LOCKING table on P.9 for details. # **Power Supply Voltage** When the power supply voltage (F-VCC) is less than VLKO, Low Vcc Lock-Out voltage, the device is set to the Read-only mode. Regarding DC electrical characteristics of VLKO, see P.10. A delay time of $2\mu s$ is required before any device operation is initiated. The delay time is measured from the time F-Vcc reaches F-Vccmin (2.7V). During power up, F-RP#=GND is recommended. Falling in Busy status is not recommended for possibility of damaging the device. ### **MEMORY ORGANIZATION** The Flash Memory of M6MGB/T166S4BWG has one 16Kword boot block, seven 16Kword parameter blocks, for Bank(I) and twenty-eight 32Kword main blocks for Bank(II). A block is erased independently of other blocks in the array. 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # **MEMORY ORGANIZATION** | | | _ | |---------------|---------------------------|------------| | F8000H-FFFFFH | 32Kword MAIN BLOCK 35 | | | F0000H-F7FFFH | 32Kword MAIN BLOCK 34 | | | E8000H-EFFFFH | 32Kword MAIN BLOCK 33 | | | E0000H-E7FFFH | 32Kword MAIN BLOCK 32 | | | D8000H-DFFFFH | 32Kword MAIN BLOCK 31 | | | D0000H-D7FFFH | 32Kword MAIN BLOCK 30 | | | C8000H-CFFFFH | 32Kword MAIN BLOCK 29 | | | C0000H-C7FFFH | 32Kword MAIN BLOCK 28 | | | B8000H-BFFFFH | 32Kword MAIN BLOCK 27 | | | B0000H-B7FFFH | 32Kword MAIN BLOCK 26 | | | A8000H-AFFFFH | 32Kword MAIN BLOCK 25 | | | A0000H-A7FFFH | 32Kword MAIN BLOCK 24 | | | 98000H-9FFFFH | 32Kword MAIN BLOCK 23 | | | 90000H-97FFFH | 32Kword MAIN BLOCK 22 | _BAN | | 88000H-8FFFFH | 32Kword MAIN BLOCK 21 | <u> </u> | | 80000H-87FFFH | 32Kword MAIN BLOCK 20 | Ĭ | | 78000H-7FFFFH | 32Kword MAIN BLOCK 19 | | | 70000H-77FFFH | 32Kword MAIN BLOCK 18 | | | 68000H-6FFFFH | 32Kword MAIN BLOCK 17 | | | 60000H-67FFFH | 32Kword MAIN BLOCK 16 | | | 58000H-5FFFFH | 32Kword MAIN BLOCK 15 | | | 50000H-57FFFH | 32Kword MAIN BLOCK 14 | | | 48000H-4FFFFH | 32Kword MAIN BLOCK 13 | | | 40000H-47FFFH | 32Kword MAIN BLOCK 12 | | | 38000H-3FFFFH | 32Kword MAIN BLOCK 11 | | | 30000H-37FFFH | 32Kword MAIN BLOCK 10 | | | 28000H-2FFFFH | 32Kword MAIN BLOCK 9 | | | 20000H-27FFFH | 32Kword MAIN BLOCK 8 | ╛ | | 1C000H-1FFFFH | 16Kword PARAMETER BLOCK 7 | | | 18000H-1BFFFH | 16Kword PARAMETER BLOCK 6 | | | 14000H-17FFFH | 16Kword PARAMETER BLOCK 5 | ļ | | 10000H-13FFFH | 16Kword PARAMETER BLOCK 4 | 3AN | | 0C000H-0FFFFH | 16Kword PARAMETER BLOCK 3 | ( <u>-</u> | | 08000H-0BFFFH | 16Kword PARAMETER BLOCK 2 | | | 04000H-07FFFH | 16Kword PARAMETER BLOCK 1 | | | 00000H-03FFFH | 16Kword BOOT BLOCK 0 | | F-A<sub>19</sub>-F-A<sub>17</sub>,A<sub>16</sub>-A<sub>0</sub> (Word Mode) Flash Memory of M6MGB166S4BWG Memory Map | FC000H-FFFFFH | 16Kword BOOT BLOCK 35 | ] _ | |---------------|----------------------------|-----| | F8000H-FBFFFH | 16Kword PARAMETER BLOCK 34 | İ | | F4000H-F7FFFH | 16Kword PARAMETER BLOCK 33 | İ | | F0000H-F3FFFH | 16Kword PARAMETER BLOCK 32 | 5 | | EC000H-EFFFFH | 16Kword PARAMETER BLOCK 31 | | | E8000H-EBFFFH | 16Kword PARAMETER BLOCK 30 | | | E4000H-E7FFFH | 16Kword PARAMETER BLOCK 29 | | | E0000H-E3FFFH | 16Kword PARAMETER BLOCK 28 | 1 | | D8000H-DFFFFH | 32Kword MAIN BLOCK 27 | = | | D0000H-D7FFFH | 32Kword MAIN BLOCK 26 | | | C8000H-CFFFFH | 32Kword MAIN BLOCK 25 | | | C0000H-C7FFFH | 32Kword MAIN BLOCK 24 | | | B8000H-BFFFFH | | | | | 32Kword MAIN BLOCK 23 | | | B0000H-B7FFFH | 32Kword MAIN BLOCK 22 | | | A8000H-AFFFH | 32Kword MAIN BLOCK 21 | - | | A0000H-A7FFFH | 32Kword MAIN BLOCK 20 | | | 98000H-9FFFFH | 32Kword MAIN BLOCK 19 | | | 90000H-97FFFH | 32Kword MAIN BLOCK 18 | | | 88000H-8FFFFH | 32Kword MAIN BLOCK 17 | | | 80000H-87FFFH | 32Kword MAIN BLOCK 16 | | | 78000H-7FFFFH | 32Kword MAIN BLOCK 15 | | | 70000H-77FFFH | 32Kword MAIN BLOCK 14 | | | 68000H-6FFFFH | 32Kword MAIN BLOCK 13 | | | 60000H-67FFFH | 32Kword MAIN BLOCK 12 | | | 58000H-5FFFFH | 32Kword MAIN BLOCK 11 | | | 50000H-57FFFH | 32Kword MAIN BLOCK 10 | | | 48000H-4FFFFH | 32Kword MAIN BLOCK 9 | | | 40000H-47FFFH | 32Kword MAIN BLOCK 8 | | | 38000H-3FFFFH | 32Kword MAIN BLOCK 7 | | | 30000H-37FFFH | 32Kword MAIN BLOCK 6 | | | 28000H-2FFFFH | 32Kword MAIN BLOCK 5 | | | 20000H-27FFFH | 32Kword MAIN BLOCK 4 | | | 18000H-1FFFFH | 32Kword MAIN BLOCK 3 | | | 10000H-17FFFH | 32Kword MAIN BLOCK 2 | | | 08000H-0FFFFH | 32Kword MAIN BLOCK 1 | | | 00000H-07FFFH | 32Kword MAIN BLOCK 0 | | | | | | F-A<sub>19</sub>-F-A<sub>17</sub>,A<sub>16</sub>-A<sub>0</sub> (Word Mode) Flash Memory of M6MGT166S4BWG Memory Map # MITSUBISHI LSIS # M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # **BUS OPERATIONS** # **Bus Operations for Word-Wide Mode** | Mode | Pins | F-CE# | F-OE# | F-WE# | F-RP# | DQ0-15 | F-RY/BY# | |-----------------|-----------------|-------|-----------------|-------|-------|----------------------|------------| | | Array | VIL | VIL | ViH | VIH | Data out | Voh (Hi-Z) | | Read | Status Register | VIL | VIL | ViH | ViH | Status Register Data | χ 1) | | | Lock Bit Status | VIL | VIL | ViH | VIH | Lock Bit Data (DQ6) | Χ | | | Identifier Code | VIL | VIL | ViH | VIH | Identifier Code | Voh (Hi-Z) | | Output dis | sable | VIL | ViH | ViH | ViH | Hi-Z | X | | Stand by | | ViH | X <sup>2)</sup> | Х | ViH | Hi-Z | Х | | | Program | VIL | ViH | VIL | ViH | Command/Data in | X | | Write | Erase | VIL | ViH | VIL | ViH | Command | Χ | | | Others | VIL | ViH | VIL | VIH | Command | X | | Deep Power Down | | Х | X | X | VIL | Hi-Z | VOH (Hi-Z) | <sup>1)</sup> X at F-RY/BY# is VOL or VOH(Hi-Z). <sup>\*</sup>The F-RY/BY# is an open drain output pin and indicates status of the internal WSM. When low,it indicates that the WSM is Busy performing an operation. A pull-up resistor of 10K-100K Ohms is required to allow the F-RY/BY# signal to transition high indicating a Ready WSM condition. <sup>2)</sup> X can be VIH or VIL for control pins. # MITSUBISHI LSIS M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # **SOFTWARE COMMAND DEFINITION** ### **Command List** | | 1 | st bus cycle | ) | 2nd bus cycle | | | 3rd ~129th bus cycles (Word Mode) | | | |------------------------------------|-------|--------------------|------------------|---------------|-------------------|--------------------|-----------------------------------|-------------------|-------------------| | Command | Mode | Address | Data<br>(DQ15-0) | Mode | Address | Data<br>(DQ15-0) | Mode | Address | Data<br>(DQ15-0) | | Read Array | Write | Х | FFH | | | | | | | | Device Identifier | Write | Х | 90H | Read | IA <sup>2)</sup> | ID <sup>2)</sup> | | | | | Read Status Register | Write | Bank <sup>3)</sup> | 70H | Read | Bank | SRD <sup>4)</sup> | | | | | Clear Status Register | Write | X | 50H | | | | | | | | Clear Page Buffer | Write | Х | 55H | Write | X | D0H 1) | | | | | Word Program 5) | Write | Bank(I) 5) | 40H | Write | WA 6) | WD 6) | | | | | Page Program 7) | Write | Bank | 41H | Write | WA0 <sup>7)</sup> | WD0 <sup>7)</sup> | Write | WAn <sup>7)</sup> | WDn <sup>7)</sup> | | Single Data Load to Page Buffer 5) | Write | Bank(I) 5) | 74H | Write | WA | WD | | | | | Page Buffer to Flash <sup>5)</sup> | Write | Bank(I) 5) | 0EH | Write | WA <sup>8)</sup> | D0H <sup>1)</sup> | | | | | Block Erase / Confirm | Write | Bank | 20H | Write | BA <sup>9)</sup> | D0H <sup>1)</sup> | | | | | Suspend | Write | Bank | B0H | | | | | | | | Resume | Write | Bank | D0H | | | | | | | | Read Lock Bit Status | Write | X | 71H | Read | BA | DQ6 <sup>10)</sup> | | | | | Lock Bit Program / Confirm | Write | Bank | 77H | Write | BA | D0H <sup>1)</sup> | | | | | Erase All Unlocked Blocks | Write | Х | A7H | Write | Х | D0H 1) | | | | - 1) In the word-wide version, upper byte data (DQ8-DQ15) is ignored. - 2) IA=ID Code Address : A0=VIL (Manufacturer's Code) : A0=VIH (Device Code), ID=ID Code - 3) Bank = Bank Address (Bank(I) or Bank(II)) : F-A19-F-A17. - 4) SRD = Status Register Data - 5) Word Program, Single Data Load and Page Buffer to Flash Command is valid for only Bank(I). - 6) WA = Write Address, WD = Write Data - 7) WA0, WAn=Write Address, WD0, WDn=Write Data. Write Address and Write Data must be provided sequentially from 00H to 7FH for A6-A0. Page size is 128word (128word x 16bit). and also F-A19-F-A17,A16-A7(Block Address, Page Address) must be valid. - 8) WA = Write Address: Upper page address, F-A19-F-A17,A16-A7(Block Address, Page Address) must be valid. - 9) BA = Block Address: BA = Block Address: F-A19-F-A17,A16-A14(Bank1) F-A19-F-A17,A16-A15(Bank2) - 10) DQ6 provides Block Lock Status, DQ6 = 1 : Block Unlock, DQ6 = 0 : Block Locked. # MITSUBISHI LSIS M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) ### **BLOCK LOCKING** | | | Lock | V | Vrite Protect | | | | |-------|-------|--------------|---------------|---------------|----------|----------|----------------------| | | | Bit | BANK(I) | | BANK(II) | Lock Bit | Note | | F-RP# | F-WP# | (Internally) | Boot | Parameter | Data | LOCK DIL | | | VIL | Х | Х | Locked Locked | | Locked | Locked | Deep Power Down Mode | | | VIL | 0 | Locked | Locked | Locked | Locked | | | ViH | VIL | 1 | Locked | Unlocked | Unlocked | Locked | | | | VIH | X | Unlocked | Unlocked | Unlocked | Unlocked | All Blocks Unlocked | <sup>1)</sup> DQ6 provides Lock Status of each block after writing the Read Lock Status command (71H). ### STATUS REGISTER | Symbol | Status | Definition | | | | | |-------------------------|----------------------------|------------|-----------------------------------|--|--|--| | Symbol | Status | "1" | "0" | | | | | SR.7 (DQ7) | Write State Machine Status | Ready | Busy | | | | | SR.6 (DQ6) | Suspend Status | Suspended | Operation in Progress / Completed | | | | | SR.5 (DQ <sub>5</sub> ) | Erase Status | Error | Successful | | | | | SR.4 (DQ4) | Program Status | Error | Successful | | | | | SR.3 (DQ3) | Block Status after Program | Error | Successful | | | | | SR.2 (DQ2) | Reserved | - | - | | | | | SR.1 (DQ1) | Reserved | - | - | | | | | SR.0 (DQ <sub>0</sub> ) | Reserved | - | - | | | | <sup>\*</sup>The F-RY/BY# is an open drain output pin and indicates status of the internal WSM. When low,it indicates that the WSM is Busy performing an operation. A pull-up resistor of 10K-100K Ohms is required to allow the F-RY/BY# signal to transition high indicating a Ready WSM condition. F-WP# pins must not be switched during performing Erase / Write operations or WSM Busy (WSMS = 0). <sup>2)</sup> Erase/Write command for locked blocks is aborted. At this time read mode is not array read mode but status read mode and 00B0H is read. Please issue Clear Status Register command plus Read Array command to change the mode from status read mode to array read mode. <sup>\*</sup>DQ3 indicates the block status after the page programming, word programming and page buffer to flash. When DQ3 is "1", the page has the over-program occurs, the device is block fail. However if DQ3 is "1", please try the block erase to the block. The block may revive. # **MITSUBISHI LSIs** M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) ### **DEVICE IDENTIFIER CODE** | Code Pins | A <sub>0</sub> | DQ7 | DQ6 | DQ5 | DQ4 | DQ3 | DQ2 | DQ1 | DQ <sub>0</sub> | Hex. Data | |--------------------------|----------------|-----|-----|-----|-----|-----|-----|-----|-----------------|-----------| | Manufacturer Code | VIL | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1CH | | Device Code (-T166S4BWG) | ViH | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | A0H | | Device Code (-B166S4BWG) | ViH | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | A1H | The upper data(D<sub>15-8)</sub> is "0". ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Min | Max | Unit | |--------|--------------------------------|------------------------|------|-----|------| | F-Vcc | Flash Vcc voltage | With respect to Ground | -0.2 | 4.6 | V | | VI1 | All input or output voltage 1) | with respect to Ground | -0.6 | 4.6 | V | | Ta | Ambient temperature | | -20 | 85 | °C | | Tbs | Temperature under bias | | -50 | 95 | °C | | Tstg | Storage temperature | | -65 | 125 | °C | | I OUT | Output short circuit current | | | 100 | mA | <sup>1)</sup> Minimum DC voltage is -0.5V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20ns. Maximum DC voltage on input/output pins is F-Vcc+0.5V which, during transitions, may overshoot to F-Vcc+1.5V for periods <20ns. ### **CAPACITANCE** | Symbol Parameter | Parameter | Took oo a dikinoo | | l lait | | | |------------------|-------------------------------------------|----------------------------------------------|-----|--------|-----|------| | Symbol | Falametei | Test conditions | Min | Тур | Max | Unit | | CIN | Input capacitance (Address, Control Pins) | Ta = 25°C, f = 1MHz, Vin = Vout = 0V | | | 8 | pF | | Соит | Output capacitance | 1 1 - 2 5 5, 1 - 11VII 12, VIII = VOUL = 0 V | | | 12 | pF | Note: The value of common pins to Flash Memory is the sum of Flash Memory and SRAM. # DC ELECTRICAL CHARACTERISTICS (Ta = -20~ 85°C, F-Vcc = 2.7V ~ 3.6V, unless otherwise noted) | Courada a l | Danamatan | Test conditions | | | Limits | | 11. % | |-------------|---------------------------------------|-----------------------------------------------------------------------|----------|-------------|--------|-------------|-------| | Symbol | Parameter | | | Min | Typ1) | Max | Unit | | lu | Input leakage current | 0V≤VIN≤F-Vcc | | | | ±2.0 | μΑ | | ILO | Output leakage current | 0V≤Vouт≤F-Vcc | | | | ±11 | μΑ | | ISB1 | | F-VCC = 3.6V, VIN=VIL/VIH, F-CE# = F-RP# =F-WF | P# = VIH | | 50 | 200 | μΑ | | ISB2 | F-Vcc standby current | F-Vcc = 3.6V, Vin=GND or F-Vcc,<br>F-CE# = F-RP# = F-WP# = F-Vcc±0.3V | | | 0.1 | 5 | μΑ | | ISB3 | T Voc does nowardown correct | F-Vcc = 3.6V, Vin=Vil/ViH, F-RP# = Vil | | | 5 | 15 | μΑ | | ISB4 | F-Vcc deep powerdown current | F-VCC = 3.6V, VIN=GND or F-VCC, F-RP# =0 | SND±0.3V | | 0.1 | 5 | μΑ | | loor | E Voc. road augreent for Word or Dute | F-Vcc = 3.6V, Vin=Vil/Vih, F-CE# = Vil, | 5MHz | | 8 | 15 | mA | | ICC1 | F-Vcc read current for Word or Byte | F-RP#=F-OE#=VIH, IOUT = 0mA | 1MHz | | 2 | 4 | mA | | ICC2 | F-Vcc Write current for Word or Byte | F-Vcc = 3.6V,Vin=Vil/Vih, F-CE# =F-WE<br>F-RP#=F-OE#=Vih | #= VIL, | | | 15 | mA | | Іссз | F-Vcc program current | F-VCC = 3.6V, VIN=VIL/VIH, F-CE# = F-RP# =F-WP# | = VIH | | | 35 | mA | | ICC4 | F-Vcc erase current | F-VCC = 3.6V, VIN=VIL/VIH, F-CE# = F-RP# =F-WP# | = VIH | | | 35 | mA | | ICC5 | F-Vcc suspend current | F-VCC = 3.6V, VIN=VIL/VIH, F-CE# = F-RP# =F-WP# | = VIH | | | 200 | μΑ | | VIL | Input low voltage | | | - 0.5 | | 0.8 | V | | ViH | Input high voltage | | | 2.0 | | (F-Vcc)+0.5 | V | | Vol | Output low voltage | IOL = 4.0mA | | | | 0.45 | V | | Voн1 | Output high voltage | IOH = -2.0mA | | 0.85(F-Vcc) | | | V | | Voн2 | Output high voltage | IOH = −100μA | | (F-Vcc)-0.4 | | | V | | VLKO | Low Vcc Lock-Out voltage 2) | | | 1.5 | | 2.2 | V | All currents are in RMS unless otherwise noted. 1) Typical values at F-Vcc=3.3V, Ta=25°C 2) To protect against initiation of write cycle during F-Vcc power-up/ down, a write cycle is locked out for F-Vcc less than VLKO. If F-Vcc is less than VLKO, Write State Machine is reset to read mode. When the Write State Machine is in Busy state, if F-Vcc is less than VLKO, the alteration of memory contents may occur. ### **MITSUBISHI LSIs** # M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # AC ELECTRICAL CHARACTERISTICS ( $Ta = -20 \sim 85$ °C, $F-Vcc = 2.7V \sim 3.6V$ ) Read-Only Mode | | | | | Limits | | | | |---------|-------|----------------------------------------|-----|-------------|-----|------|--| | Sym | abol | Danie water | F- | Vcc=2.7-3.6 | V | Unit | | | Oyii | iboi | Parameter | | 90ns | | | | | | | | Min | Тур | Max | | | | trc | tavav | Read cycle time | 90 | | | ns | | | ta (AD) | tavqv | Address access time | | | 90 | ns | | | ta (CE) | tELQV | Chip enable access time | | | 90 | ns | | | ta (OE) | tGLQV | Output enable access time | | | 30 | ns | | | tclz | tELQX | Chip enable to output in low-Z | 0 | | | ns | | | tDF(CE) | tehqz | Chip enable high to output in high Z | | | 25 | ns | | | tolz | tGLQX | Output enable to output in low-Z | 0 | | | ns | | | tDF(OE) | tghqz | Output enable high to output in high Z | | | 25 | ns | | | tpHZ | tPLQZ | F-RP# low to output high-Z | | | 150 | ns | | | tон | tон | Output hold from F-CE#, OE#, addresses | 0 | | | ns | | | tPS | tPHEL | F-RP# recovery to F-CE# low | 150 | | | ns | | Timing measurements are made under AC waveforms for read operations. # AC ELECTRICAL CHARACTERISTICS (Ta = -20 ~85°C, F-Vcc = 2.7V ~3.6V) Write Mode (F-WE# control) | Symbol Parameter | | | | Limits | | | |------------------|--------|-------------------------------------------|-----|--------|-----|------| | | | Parameter | F | | | | | | | | | 90ns | | Unit | | | | Min | Тур | Max | | | | twc | tavav | Write cycle time | 90 | | | ns | | tAS | tavwh | Address set-up time | 50 | | | ns | | tah | twhax | Address hold time | 0 | | | ns | | tos | tovwh | Data set-up time | 50 | | | ns | | tDH | twhox | Data hold time | 0 | | | ns | | toeh | twhgl | F-OE# hold from F-WE# high | 10 | | | ns | | tre | - | Latency between Read and Write FFH or 71H | 30 | | | ns | | tcs | telwl | Chip enable set-up time | 0 | | | ns | | tch | twheh | Chip enable hold time | 0 | | | ns | | twp | twLwH | Write pulse width | 60 | | | ns | | twph | twhwl | Write pulse width high | 30 | | | ns | | tGHWL | tGHWL | F-OE# hold to F-WE# Low | 0 | | | ns | | tBLS | tphhwh | Block Lock set-up to write enable high | 90 | | | ns | | tBLH | tQVPH | Block Lockhold from valid SRD | 0 | | | ns | | tdap | twhrh1 | Duration of auto-program operation | | 4 | 80 | ms | | tDAE | twhrh2 | Duration of auto-block erase operation | | 40 | 600 | ms | | twhrl | twhrl | Write enable high to F-RY/BY# low | | | 90 | ns | | tps | tPHWL | F-RP# high recovery to write enable low | 150 | | | ns | Read timing parameters during command write operations mode are the same as during read-only operations mode. Typical values at F-Vcc=3.3V, $Ta=25^{\circ}C$ 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) ### AC ELECTRICAL CHARACTERISTICS (Ta = -20 ~ 85°C, F-Vcc = 2.7V ~ 3.6V) ### Write Mode (F-CE# control) | | | | | Limits | | | |-------------|--------|-------------------------------------------|-----|--------|-----|------| | Symbol | | Parameter | F | 11.2 | | | | | | | | 90ns | | Unit | | | | | Min | Тур | Max | | | twc | tavav | Write cycle time | 90 | | | ns | | tAS | tavwh | Address set-up time | 50 | | | ns | | <b>t</b> AH | tEHAX | Address hold time | 0 | | | ns | | tDS | tovwh | Data set-up time | 50 | | | ns | | tDH | tehdx | Data hold time | 0 | | | ns | | toeh | tEHGL | F-OE# hold from F-CE# high | 10 | | | ns | | tre | - | Latency between Read and Write FFH or 71H | 30 | | | ns | | tws | tWLEL | Write enable set-up time | 0 | | | ns | | twH | tehwh | Write enable hold time | 0 | | | ns | | tCEP | tELEH | F-CE# pulse width | 60 | | | ns | | tCEPH | tehel | F-CE# pulse width high | 30 | | | ns | | tGHEL | tGHEL | F-OE# hold to F-CE# Low | 90 | | | ns | | tBLS | tphheh | Block Lock set-up to write enable high | 90 | | | ns | | tBLH | tQVPH | Block Lockhold from valid SRD | 0 | | | ns | | tDAP | tEHRH1 | Duration of auto-program operation | | 4 | 80 | ms | | tDAE | tEHRH2 | Duration of auto-block erase operation | | 40 | 600 | ms | | tehrl | tehrl | F-CE# high to F-RY/BY# low | | | 90 | ns | | tps | tphwl | F-RP# high recovery to write enable low | 150 | | | ns | Read timing parameters during command write operation mode are the same as during read-only operation mode. Typical values at F-Vcc=3.3V, Ta=25°C # **Erase and Program Performance** | Parameter | Min | Тур | Max | Unit | |-----------------------------------|-----|-----|-----|------| | Block Erase Time | | 40 | 600 | ms | | Main Block Write Time (Page Mode) | | 1.0 | 1.8 | sec | | Page Write Time | | 4 | 80 | ms | # **Program Suspend Latency / Erase Suspend Time** | Parameter | Min | Тур | Max | Unit | |-------------------------|-----|-----|-----|------| | Program Suspend Latency | | | 15 | μs | | Erase Suspend Time | | | 15 | μs | Please see page 20. # Vcc Power Up / Down Timing | Symbol | Parameter | Min | Тур | Max | Unit | |--------|------------------------------------|-----|-----|-----|------| | tvcs | F-RP# =VIH set-up time from Vccmin | 2 | | | μs | Please see page 13. During power up/down, by the noise pulses on control pins, the device has possibility of accidental erasure or programming. The device must be protected against initiation of write cycle for memory contents during power up/down. The delay time of min.2µsec is always required before read operation or write operation is initiated from the time F-Vcc reaches F-Vccmin during power up/down. By holding F-RP# VIL, the contents of memory is protected during F-Vcc power up/down. During power up, F-RP# must be held VIL for min.2µs from the time F-Vcc reaches F-Vccmin. During power down, F-RP# must be held VIL until Vcc reaches GND. F-RP# doesn't have latch mode ,therefore F-RP# must be held VIH during read operation or erase/program operation. 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) ### AC WAVEFORMS FOR READ OPERATION AND TEST CONDITIONS ### ADDRESSES VIH ADDRESS VALID ta (AD) F-CE# VIL tDF(CE) **tre** ta (CE) VIH F-OE# $V_{IL}$ tDF(OE) **t**OEH F-WE# ta (OE) ton $V_{IL}$ tolz Vон HIGH-Z -tciz HIGH-Z DATA OUTPUT VALID Vol -tps **t**PHZ $V_{IH}$ F-RP# VIL ### **TEST CONDITIONS** FOR AC CHARACTERISTICS Input voltage : VIL = 0V, VIH = 3.0VInput rise and fall times : ≤5ns Reference voltage at timing measurement: 1.5V Output load : 1TTL gate + CL(30pF) or # AC WAVEFORMS FOR WRITE FFH or 71H AND READ OPERATION In the case of use F-CE# is Low fixed, it is allowed to define a timming specification of tRE from rising edge of F-WE# to falling edge of F-OE#, and valid data is read after spec of tRE+ta(CE). (This is only for FFH,71H program and read) ### **MITSUBISHI LSIs** # M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # AC WAVEFORMS FOR WORD PROGRAM OPERATION (F-WE# control) (to only BANK(I)) # AC WAVEFORMS FOR WORD PROGRAM OPERATION (F-CE# control) (to only BANK(I)) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # AC WAVEFORMS FOR ERASE OPERATIONS (F-WE# control) # AC WAVEFORMS FOR ERASE OPERATIONS (F-CE# control) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # AC WAVEFORMS FOR PAGE PROGRAM OPERATION WITH BGO (F-WE# control) # AC WAVEFORMS FOR PAGE PROGRAM OPERATION WITH BGO (F-CE# control) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # AC WAVEFORMS FOR WORD PROGRAM OPERATION WITH BGO (F-WE# control) # AC WAVEFORMS FOR WORD PROGRAM OPERATION WITH BGO (F-CE# control) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # AC WAVEFORMS FOR BLOCK ERASE OPERATION WITH BGO (F-WE# control) # AC WAVEFORMS FOR BLOCK ERASE OPERATION WITH BGO (F-CE# control) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # AC WAVEFORMS FOR SUSPEND OPERATION (F-WE# control) # AC WAVEFORMS FOR SUSPEND OPERATION (F-CE# control) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # **FULL STATUS CHECK PROCEDURE** # LOCK BIT PROGRAM FLOW CHART # **BYTE PROGRAM FLOW CHART** # $^{\ast}$ Word program is admitted to only BANK(I). # **PAGE PROGRAM FLOW CHART** 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) ### **CLEAR PAGE BUFFER** # SINGLE DATA LOAD TO PAGE BUFFER # **PAGE BUFFER TO FLASH** # SUSPEND / RESUME FLOW CHART <sup>\*</sup> The bank address is required when writing this command. Also, there is no need to suspend the erase or program operation when reading data from the other bank. Please use BGO function. # **BLOCK ERASE FLOW CHART** Apr. # M6MGB **(**) 16,777,216-BIT 4,194,304-BIT Stacked-CSP cale Package) ORY & 6-BIT) CMOS SRAM 16-BIT ) CMOS ### MITSUBISHI LSIs # M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # 2. SRAM The SRAM of M6MGB/T166S4BWG is organized as 262,144-word by 16-bit. These devices operate on a single +2.7~3.6V powersupply, and are directly TTL compatible to both input and output. Its fully static circuit needs no clocks and no refresh, and makes it useful. The operation mode are determined by a combination of the device control inputs, S-LB#,S-UB#,S-CE1#,S-CE2, S-WE# and S-OE#. Each mode is summarized in the function table. A write operation is executed whenever the low level S-WE# overlaps with the low level S-LB# and/or S-UB# and the low level S-CE1#the high level S-CE2. The address A0~A16,SA-17 must be set up before the write cycle and must be stable during the entire cycle. A read operation is executed by setting S-WE# at a high level and S-OE# at a low level while S-LB# and/or S-UB# and S-CE1# and S-CE2 are in an active state(S-CE1#=L,S-CE2=H). When setting S-LB# at the high level and other pins are in an active stage, upper-byte are in selectable mode in which both reading and writing are enabled, and lower-byte are in non-selectable mode. And when setting S-UB# at a high level and other pins are in an active stage, lower-byte are in a selectable mode and upper-byte are in a non-selectable mode When setting S-LB# and S-UB# at a high level or S-CE1# at high level or S-CE2 at a low level, the chips are in a non-selectable mode in which both reading and writing are disabled. In this mode, the output stage is in a high-impedance state, allowing OR-tie with other chips and memory expansion by S-LB#,S-UB# and S-CE1#,S-CE2. The power supply current is reduced as low as $0.3\mu A(25^{\circ}C,typical)$ , and the memory data can be held at +2V powersupply, enabling battery back-up operation during power failure or power-down operation in the non-selected mode. # **FUNCTION TABLE** | S-CE1# | S-CE2 | S-LB# | S-UB# | S-WE# | S-OE# | Mode | DQ0~7 | DQ8~15 | lcc | |--------|-------|-------|-------|-------|-------|---------------|--------|--------|---------| | Н | L | Х | Х | Х | Х | Non selection | High-Z | High-Z | Standby | | L | ١ | Х | Х | Х | Х | Non selection | High-Z | High-Z | Standby | | Н | Ι | Х | Х | Х | Х | Non selection | High-Z | High-Z | Standby | | Х | Х | Н | Н | Х | Х | Non selection | High-Z | High-Z | Standby | | L | Ι | L | Н | L | Х | Write | Din | High-Z | Active | | L | Η | L | Н | Н | L | Read | Dout | High-Z | Active | | L | Η | L | Н | Н | Н | | High-Z | High-Z | Active | | L | Η | Н | L | L | Х | Write | High-Z | Din | Active | | L | Н | Н | L | Н | L | Read | High-Z | Dout | Active | | L | Η | Н | L | Н | Н | | High-Z | High-Z | Active | | L | Ι | L | L | L | Χ | Write | Din | Din | Active | | L | Н | L | L | Н | L | Read | Dout | Dout | Active | | L | Н | L | L | Н | Н | | High-Z | High-Z | Active | ### **MITSUBISHI LSIs** # M6MGB/T166S4BWG 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Conditions | Ratings | Units | |-------------------|-----------------------|---------------------|---------------------|-------| | S-V <sub>CC</sub> | Supply voltage | With respect to GND | -0.5* ~ +4.6 | | | Vı | Input voltage | With respect to GND | -0.5* ~ S-Vcc + 0.5 | V | | Vo | Output voltage | With respect to GND | 0 ~ S-Vcc | | | Pd | Power dissipation | Ta=25°C | 700 | mW | | Та | Operating temperature | W-version | - 20 ~ +85°C | °C | | Tstg | Storage temperature | | - 65 ~ +150°C | °C | <sup>\* -3.0</sup>V in case of AC (Pulse width 30ns) # DC ELECTRICAL CHARACTERISTICS (S-Vcc=2.7 ~ 3.6V, unless otherwise noted) | Curahal | D | | | | Lim | its | | l lastes | |------------------|------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------|------------|-----|------------|----------| | Symbol | Parameter | Conditio | Conditions | | | Тур | Max | Units | | VIH | High-level input voltage | | | | 2.2 | | S-Vcc+0.3V | | | VIL | Low-level input voltage | | | | -0.3 * | | 0.6 | | | V <sub>OH1</sub> | High-level output voltage 1 | Iон= -0.5mA | | | 2.4 | | | V | | $V_{\text{OH2}}$ | High-level output voltage 2 | Iон= -0.05mA | | | S-Vcc-0.5V | | | | | Vol | Low-level output voltage | IoL=2mA | | | | | 0.4 | | | lı | Input leakage current | VI=0 ~ S-Vcc | | | | | <u>+</u> 1 | ^ | | lo | Output leakage current | | S-LB# and S-UB#=VIH or S-CE1#=VIH or S-CE2=VIH or S-OE#=VIH, VI/O=0 ~ S-Vcc | | | | <u>†</u> 1 | μΑ | | last | Active supply current | S-LB# and S-UB# ≤ 0.2V,S-C | | f= 10MHz | - | 50 | 70 | | | lcc1 | ( AC,MOS level ) | S-CE2 ≥ S-Vcc-0.2V other inp<br>S-Vcc-0.2V Output-open(duty | | f= 1MHz | - | 7 | 15 | | | Jaco | Active supply current | S-LB# and S-UB#=VIL,S-CE<br>S-CE2=VIH other inputs=VIH | | f= 10MHz | - | 50 | 70 | mA | | lcc2 | ( AC,TTL level ) | Output-open(duty 100%) | OI VIL | f= 1MHz | - | 7 | 15 | | | | | | | +70 ~ +85 °C | - | - | 40 | | | | Stand by supply current | S-CE2 ≤ 0.2V | -W | +40 ~ +70 °C | - | - | 20 | ^ | | Icc3 | ( AC,MOS level ) | Other inputs=0~S-Vcc | -vv | +25 ~ +40 °C | - | 1 | 3.6 | μΑ | | | | | - 20 ~ +25 | | - | 0.3 | 1.2 | | | lcc4 | Stand by supply current ( AC,TTL level ) | S-LB# and S-UB#=VIH or S-CE1#=VIH or S-CE2=VIL Other inputs= 0 ~ S-Vcc | | | - | - | 0.5 | mA | Note 1: Direction for current flowing into IC is indicated as positive (no mark) # **CAPACITANCE** (S-Vcc=2.7 ~ 3.6V, unless otherwise noted) | 0 | Parameter | | Limits | | | | |--------|--------------------|----------------------------|--------|-----|-----|-------| | Symbol | i arameter | Conditions | Min | Тур | Max | Units | | Сі | Input capacitance | Vı=GND, Vı=25mVrms, f=1MHz | | | 10 | | | Со | Output capacitance | Vo=GND,Vo=25mVrms, f=1MHz | | | 10 | p⊦ | Note: The value of common pins to SRAM is the sum of Flash Memory and SRAM. <sup>\* -3.0</sup>V in case of AC (Pulse width ≤ 30ns) Note 2: Typical value is for S-Vcc=3.0V and Ta=25°C 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # **AC ELECTRICAL CHARACTERISTICS** (S-Vcc=2.7 ~ 3.6V, unless otherwise noted) # (1) TEST CONDITIONS | Supply voltage | 2.7V~3.6V | |-------------------------------|--------------------------------------------------------------------------------------------| | Input pulse | VIH=2.4V, VIL=0.4V | | Input rise time and fall time | 5ns | | Reference level | Voh=Vol=1.5V<br>Transition is measured ± 500mV from<br>steady state voltage.(for ten,tdis) | | Output loads | Fig.1,CL=30pF<br>CL=5pF (for ten,tdis) | # (2) READ CYCLE | | | Lin | | | |-----------------------|---------------------------------------|-----|-----|-------| | Symbol | Parameter | SRA | M | Units | | Í | | Min | Max | | | tcr | Read cycle time | 85 | | ns | | ta(A) | Address access time | | 85 | ns | | ta(CE1) | Chip select 1 access time | | 85 | ns | | ta(CE2) | Chip select 2 access time | | 85 | ns | | ta(LB) | Lower Byte control access time | | 85 | ns | | ta(UB) | Upper Byte control access time | | 85 | ns | | ta(OE) | Output enable access time | | 45 | ns | | tdis(CE1) | Output disable time after S-CE1# high | | 30 | ns | | tdis(CE2) | Output disable time after S-CE2 low | | 30 | ns | | tdis(LB) | Output disable time after S-LB# high | | 30 | ns | | tdis(UB) | Output disable time after S-UB# high | | 30 | ns | | tdis(OE) | Output disable time after S-OE high | | 30 | ns | | ten(CE1) | Output enable time after S-CE1# low | 10 | | ns | | ten(CE2) | Output enable time after S-CE2 high | 10 | | ns | | tdis(LB) | Output enable time after S-LB# low | 10 | | ns | | t <sub>dis</sub> (UB) | Output enable time after S-UB# low | 10 | | ns | | ten(OE) | Output enable time after S-OE low | 5 | | ns | | t∨(A) | Data valid time after address | 10 | | ns | # (3) WRITE CYCLE | | | Lim | nits | , | |----------------------|------------------------------------------|-----|-------|----| | Symbol | Parameter | SRA | Units | | | , | | Min | Max | | | tcw | Write cycle time | 85 | | ns | | t <sub>w</sub> (W) | Write pulse width | 60 | | ns | | tsu(A) | Address setup time | 0 | | ns | | tsu(A-WH) | Address setup time with respect to S-WE# | 70 | | ns | | tsu(LB) | Lower Byte control setup time | 70 | | ns | | tsu(UB) | Upper Byte control setup time | 70 | | ns | | tsu(CE1) | Chip select 1 setup time | 70 | | ns | | tsu(CE2) | Chip select 2 setup time | 70 | | ns | | tsu(D) | Data setup time | 35 | | ns | | t <sub>h</sub> (D) | Data hold time | 0 | | ns | | trec(W) | Write recovery time | 0 | | ns | | t <sub>dis</sub> (W) | Output disable time from S-WE# low | | 30 | ns | | tdis(OE) | Output disable time from S-OE# high | | 30 | ns | | ten(W) | Output enable time from S-WE# high | 5 | | ns | | t <sub>en</sub> (OE) | Output enable time from S-OE# low | 5 | | ns | 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # Write cycle (S-LB#,S-UB# control mode) - Note 3: Hatching indicates the state is "don't care". - Note 4: A Write occurs during S-CE1# low, S-CE2 high overlaps S-LB# and/or S-UB# low and W low. - Note 5: When the falling edge of S-WE# is simultaneously or prior to the falling edge of S-LB# and/or S-UB# or the falling edge of S-CE1# or rising edge of S-CE2, the outputs are maintained in the high impedance state. Note 6: Don't apply inverted phase signal externally when DQ pin is in output mode. 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # Write cycle (S-CE1# control mode) # Write cycle (S-CE2 control mode) 16,777,216-BIT (1,048,576 -WORD BY 16-BIT) CMOS 3.3V-ONLY FLASH MEMORY & 4,194,304-BIT (262,144-WORD BY 16-BIT) CMOS SRAM Stacked-CSP (Chip Scale Package) # POWER DOWN CHARACTERISTICS # (1) ELECTRICAL CHARACTERISTICS | Symbol | Parameter | Test conditions | | | Limits | | | 11.7 | |-------------|--------------------------------|-----------------------------------------------|----|---------------|--------|-----|-----|-------| | | | | | | Min | Тур | Max | Units | | S-Vcc (PD) | Power down supply voltage | | | | 2.0 | | | V | | VI (S-BC) | Byte control input S-LB#,S-UB# | | | | 2.0 | | | V | | VI (S-CE1#) | Chip select input S-CE1# | | | | 2.0 | | | V | | VI (S-CE2) | Chip select input S-CE2 | | | | | | 0.2 | V | | Icc (PD) | Power down supply current | S-Vcc=3.0V<br>S-CE2≦0.2V<br>other inputs=0~3V | -W | +70 ~ +85 °C | - | - | 30 | μΑ | | | | | | +40 ~ +70 °C | - | - | 15 | | | | | | | +25 ~ +40 °C | - | 1 | 3 | | | | | | | - 20 ~ +25 °C | - | 0.3 | 1 | | Typical value is for Ta=25°C # (2) TIMING REQUIREMINTS | Symbol | | | Limits | | | l laita | |-----------|--------------------------|-----------------|--------|-----|-----|---------| | | Parameter | Test conditions | Min | Тур | Max | Units | | tsu (PD) | Power down set up time | | 0 | | | ns | | trec (PD) | Power down recovery time | | 5 | | | ms | # (3) TIMING DIAGRAM # S-LB#,S-UB# control mode